表 1. 大毛利 健治

<table>
<thead>
<tr>
<th>著者別名</th>
<th>大毛利 健治</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>言語</th>
<th>電子光</th>
</tr>
</thead>
</table>

<table>
<thead>
<tr>
<th>年度</th>
<th>2011-06</th>
</tr>
</thead>
</table>

doi: 10.1063/1.3598402
Extraction of additional interfacial states of silicon nanowire field-effect transistors

Soshi Sato,1,a) Wei Li,1 Kuniyuki Kakushima,2 Kenji Ohmori,3 Kenji Natori,1 Keisaku Yamada,3 and Hiroshi Iwai1
1Frontier Research Center, Tokyo Institute of Technology, 4259-S2-20 Nagatsuta-cho, Midori-ku, Yokohama 226-8502, Japan
2Interdisciplinary Graduate School of Science and Engineering, Tokyo Institute of Technology, 4259-S2-20 Nagatsuta-cho, Midori-ku, Yokohama 226-8502, Japan
3Graduate School of Pure and Applied Sciences, University of Tsukuba, 1-1-1 Tennodai, Tsukuba, Ibaraki 305-8573, Japan

(Rceived 20 March 2011; accepted 17 May 2011; published online 9 June 2011)

Interfacial states of silicon nanowire field-effect transistors with rectangular-like cross-sections (wire height of 10 nm and widths of 9 and 18 nm) have been evaluated from the transfer characteristics in the subthreshold region measured at cryogenic temperatures, where kinks in the drain current becomes prominent. It is found that the kinks can be well-explained assuming local interfacial states near the conduction band (Ec). The main extracted local states have been shown to exist at 10 and 31 meV below Ec with the densities of $1.3 \times 10^{13} \text{ cm}^{-2} / \text{eV}$ and $5.4 \times 10^{12} \text{ cm}^{-2} / \text{eV}$, respectively. By comparing two field-effect transistors with different wire widths, the former states can be assigned to the states located at the corner and the side surface of the wire, and the latter to the top and the bottom surfaces. © 2011 American Institute of Physics. [doi:10.1063/1.3598402]

Silicon nanowire (SiNW) metal-oxide-semiconductor field-effect transistor (MOSFET) is a promising candidate of future complementary MOS devices for further scaling. To improve the short channel effect immunity with SiNW FETs, the cross-sectional dimensions of SiNW channel should be designed to be small. As a result, curved surfaces near corners of rectangular-like SiNW cross-sections might be the dominant surface for the conduction as the cross-sectional dimensions decrease. In this case, curved surfaces with various surface orientations might be more prominent with smaller cross-sectional dimensions to modify the interfacial state density ($D_{it}$) distribution energetically and physically different from that of planar-type FETs. As the interfacial states are related to reliability issues of gate oxide of MOSFET, it is important to characterize the interfacial states. In this letter, we report the interfacial state density distribution of SiNW nFETs.

SiNW nFETs with a semigate-around structure4 were fabricated on silicon-on-insulator (SOI) wafers. The detailed fabrication process is reported in Refs. 2 and 5. Cross-sectional scanning transmission electron microscope images of the SiNW channels are shown in Figs. 1(a) and 1(b). SiNW nFETs with rectangular-like cross-sections with channel widths ($w_{NW}$) of 9 and 18 nm were examined in this letter. The SiNW nFETs had the same channel height ($h_{NW}$) of 10 nm. Planar-type SOI nFET with SOI layer thickness of 28 nm was also evaluated. Effective gate lengths ($L_e$) of the SiNW nFETs with $w_{NW}$ of 9 and 18 nm, and planar-type SOI nFET were 415 nm, 458 nm, and 577 nm, respectively, which were extracted by Chern’s channel resistance method.6

Interfacial state density distribution was evaluated using transfer characteristics and subthreshold slope (SS) of the SiNW nFETs (Refs. 7 and 8) at a drain bias voltage of 50 mV. The transfer characteristics were measured at temperatures from 290 down to 43 K. SS is expressed as

$$SS = \ln 10 \times \frac{kT}{q} \left[ 1 + \frac{C_d + C_{it}(\phi_e)}{C_{ox}} \right],$$

where $k$ is the Boltzmann constant, $T$ is the measurement temperature, $q$ is the elementary charge, $C_{ox}$ is the oxide capacitance, $C_d$ is the depletion capacitance, and $C_{it}(\phi_e)$ is the interfacial state capacitance that is a function of the surface potential $\phi_e$. $C_{it}(\phi_e)$ is a first order partial derivative of interface trap charge density ($Q_{it}$). The minimum SS values

FIG. 1. Cross-sectional scanning transmission electron micrographs of the channels of SiNW FET with (a) $w_{NW}$ of 9 nm and $h_{NW}$ of 10 nm and (b) $w_{NW}$ of 18 nm and $h_{NW}$ of 10 nm. Transfer characteristics of SiNW nFETs with (c) $w_{NW}$ of 9 nm and $h_{NW}$ of 10 nm and (d) $w_{NW}$ of 18 nm and $h_{NW}$ of 10 nm are also shown. Kinks are indicated by arrows.

---

1Author to whom correspondence should be addressed. Electronic mail: sato@iwailab.ep.titech.ac.jp. Tel: +81-45-924-5847. FAX: +81-45-924-5846.

---

DOI: 10.1063/1.3598402

Printed in the USA.

0003-6951/2011/98(23)/233506/3/$30.00 98, 233506-1 © 2011 American Institute of Physics

Downloaded 20 Jul 2011 to 130.158.56.100. Redistribution subject to AIP license or copyright; see http://apl.aip.org/about/rights_and_permissions
at each temperature of SiNW nFETs with $w_{NW}$ of 9 and 18 nm showed linear relationship on measurement temperatures from 86 to 290 K in Eq. (1) with a slope of $2.0 \times 10^{-4}$ V/K and 2.1 $\times 10^{-4}$ V/K, which corresponds to constant $D_a$ of $2.9 \times 10^{11}$ cm$^{-2}$/eV and 2.7 $\times 10^{11}$ cm$^{-2}$/eV, respectively. Moreover, at the measurement temperatures below 74 K, kinks in transfer characteristics become predominant as shown in Figs. 1(c) and 1(d). Note that this feature was not observed for the planar-type SOI nFET (not shown). $SS$ of SiNW nFET with $w_{NW}$ of 9 nm and planar SOI nFET were shown in Fig. 2. Based on Eq. (1), the kinks in the subthreshold slopes of the SiNW FET in Fig. 2(a) can be attributed to the increase in $C_{ox}(\phi_s)$, which indicate localized interfacial states in the forbidden band gap of the SiNW channel. Therefore, a slight increase in the $V_g$ may fill the local $D_a$ with electrons ($Q_v$) to weaken the control of $\phi_s$, which causes the kink in the subthreshold slope. The kink appeared at higher gate overdrive voltage ($V_{go}$) as the measurement temperature increased. This is because larger increase in gate voltage is necessary to increase $\phi_s$ in strong inversion condition than in depletion and weak inversion conditions.

To extract the energy distribution of the interfacial states $D_{it}(E)$, subthreshold slopes were calculated assuming an arbitrary $D_{it}$ profile and compared with the obtained experimental data. A compact MOSFET model, Hiroshima-university STARC IGFET Model, was used for $SS$ calculation. Interfacial state density distribution was expressed as a sum of the Gaussian functions in Eq. (2):

$$D_{it}(E) = D_{it,peak} \exp \left( \frac{E - E_{it}}{2\sigma} \right)$$

where $E$ is the energy level in the silicon band gap, $F(E,T,\phi_s)$ is the Fermi–Dirac distribution function, $D_{it,peak}$ is the maximum of the interfacial state density distribution, $\sigma$ is the variance of the Gaussian function, $E_{it}$ is the center of localized interfacial state distribution. $C_{ox}$ was extracted by split-CV method applied to a multichannel SiNW nFETs, so that 1.64 $\mu F/cm^2$ and 1.28 $\mu F/cm^2$ were extracted for 9 $\times$ 10 nm$^2$ and 18 $\times$ 10 nm$^2$ SiNW nFETs, respectively. The extracted $D_{it}(E)$ is shown in Fig. 3(a). One can observe two distinct peaks in the profile; a component $A$ with a peak interfacial state density of $1.3 \times 10^{13}$ cm$^{-2}$/eV below 10 meV of $E_F$, and a component $B$ with a peak interfacial state density of $5.4 \times 10^{12}$ cm$^{-2}$/eV below 31 meV of $E_F$. The constant $D_a$ obtained from the minimum $SS$ measured at temperatures from 86 to 290 K are also shown in Fig. 3(a). These values are relatively small compared with the extracted $D_{it}$. The calculated $SS$ explains well the measured $SS$ as shown in Figs. 3(b) and 3(c). A schematic band diagram for probing of the additional $D_{it}$ ($E$) is shown in Fig. 4(a). While decreasing $w_{NW}$ from 18 to 9 nm, the component $B$ increased. On the other hand, the component $A$ was larger with larger channel width. These results suggest that the component $B$ is related to $D_a$ along the side surfaces including the upper and lower corners, and that the component $A$ is related to $D_a$ at the top surface as well as the bottom BOX-nanowire interface as shown in Fig. 4(b), in which the coupling effect on the fully depleted SiNW nFET was considered. Note that no kink was observed with planar SOI nFET as shown in Fig. 2(b), indicating the specific $D_{it}$ distribution at the side surfaces or at the corners that have curved surface of the SiNW channel. There might be a concern that the surface potential fluctuation affected subthreshold slopes of MOSFET, which might introduce an error in the extracted $D_{it}$ distribution. Another concern might be that the components $A$ and $B$ affected mutually because of the coupling effects.

It has been reported using the electron spin resonance that the trivalent silicon defect at silicon and silicon dioxide interface, which is called $P_{b1}$ center, is the origin of the interfacial states. Energy-resolved deep level transient spectroscopy is another evaluation method of interfacial states. Two kinds of $P_{b1}$ center, $P_{b0}$ and $P_{b1}$ have been proposed, and

![FIG. 2. (Color online) Subthreshold slopes of (a) SiNW nFETs with $w_{NW}$ of 9 nm, and (b) planar-type SOI nFET as a function of the gate overdrive voltages measured at temperatures from 43 to 210 K.](image)

![FIG. 3. (a) Interfacial state density of the SiNW nFETs with $w_{NW}$ of 9 nm (solid line) and 18 nm (dotted line) as a function of the energy levels in the band gap of the SiNW channels. Dashed line indicates constant interfacial state density in all energy levels. Subthreshold slopes of the SiNW nFETs with $w_{NW}$ of (b) 9 nm and (c) 18 nm obtained by experiments (open circle) and calculations (solid and dotted lines).](image)
the energy levels of $P_b$ centers have been investigated by many authors. However, the peak energy levels of the interfacial state density distribution in Fig. 3(a) are not consistent with the peak energy levels of $P_{S0}$ and $P_{S1}$ on (100), 16-20,23 (110), 21,23 and (111)-oriented silicon/silicon dioxide interfaces. These facts indicate that the interfacial states of the SiNW nFETs are physically different from those $P_{S0}$ and $P_{S1}$ on (100), (110), and (111)-oriented surfaces.

It has also been reported that stress was induced around the corners of the SiNW channel during gate thermal oxidation processes because of the volume expansion of silicon dioxide. 24,25 Ngai and White 26 reported that the energy level of the interfacial defect changed as the distance between silicon atoms changed. One possible explanation to the interfacial states near the conduction band edge of the SiNW channel is that energy levels of the interfacial states ($P_b$ centers) split due to the distortion of the bond distances induced by the stress around corners during the thermal oxidation process.

Another possible reason might be the additional energy states due to the interstitial silicon atoms 27 in the channel, as interstitial silicon atoms can be injected from the oxidation front into silicon beam structure during the thermal oxidation process. 28 The model suggests that interstitial silicon atoms near the oxide/channel interface injected by sacrificial oxidation and following gate oxidation processes, which generated energy states near conduction band edge that evaluated in this letter.

In summary, we reported the existence of the additional interfacial states of SiNW nFETs with rectangular-like cross-sections (wire height of 10 nm and wire width of 9 and 18 nm) from the transfer characteristics in the subthreshold region measured at cryogenic temperatures, where kinks in the drain current becomes prominent. It is found that the kinks can be well-explained assuming local interfacial states near the $E_c$. The main extracted local states have been shown to exist at 10 and 31 meV below the $E_c$ with the densities of $1.3 \times 10^{13}$ cm$^{-2}$/eV and $5.4 \times 10^{12}$ cm$^{-2}$/eV, respectively. By comparing two FETs with different wire widths, the former states can be assigned to the states located at the corner and the side surface of the wire, and the latter to the top and the bottom surfaces.

The authors thank all members of the ASKA II line and researchers in front-end program of R&D Department 1 in Semiconductor Leading Edge Technologies, Tsukuba, for device fabrication and fruitful discussions. This work is supported by the program “Development of Nanoelectronic Device Technology” of the New Energy and Industrial Development Organization (NEDO).